A python module for parsing, processing, and simulating gate-level circuits.
You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
|
from kyupy import verilog |
|
|
|
|
|
def test_b01(mydir): |
|
with open(mydir / 'b01.v', 'r') as f: |
|
modules = verilog.parse(f.read()) |
|
assert modules is not None |
|
assert verilog.load(mydir / 'b01.v') is not None
|
|
|