A python module for parsing, processing, and simulating gate-level circuits.
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
Stefan Holst a77ac4a397 start designing new data structures for m-valued logic 4 years ago
..
__init__.py Project Import 4 years ago
b01.bench Project Import 4 years ago
b01.v Project Import 4 years ago
b14.sdf.gz updated b14 benchmark, update wavesim capture api, expand usage examples 4 years ago
b14.stuck.stil.gz updated b14 benchmark, update wavesim capture api, expand usage examples 4 years ago
b14.transition.stil.gz updated b14 benchmark, update wavesim capture api, expand usage examples 4 years ago
b14.v.gz updated b14 benchmark, update wavesim capture api, expand usage examples 4 years ago
conftest.py Project Import 4 years ago
gates.sdf Project Import 4 years ago
gates.v Project Import 4 years ago
test_bench.py Project Import 4 years ago
test_circuit.py Project Import 4 years ago
test_logic.py start designing new data structures for m-valued logic 4 years ago
test_logic_sim.py Project Import 4 years ago
test_packed_vectors.py Project Import 4 years ago
test_sdf.py Project Import 4 years ago
test_stil.py updated b14 benchmark, update wavesim capture api, expand usage examples 4 years ago
test_verilog.py Project Import 4 years ago
test_wave_sim.py updated b14 benchmark, update wavesim capture api, expand usage examples 4 years ago